## CS4223: Multi-Core Architectures

A0294308Y LEE Seoung Sub

A0308849M Ryan Harwood

### **Cache simulator**

Language : C++

### Implementation

-Basic CPU

CPU class, which have cpu id, cache, bus, dram, cycles, etc..

-Read line(from data files)

Read label and data. Input of cpu execution

-Cache access (if fail, mem access)

Request data to cache if not, target cycles change for mem access

-Bus access

Not implemented yet.

-Compute cycles

Add cycles for an instruction to total cycles

### Input example

Just "make" then "./coherence MESI blackscholes\_ 1024 1 16"

```
PORTS
            OUTPUT
                      DEBUG CONSOLE
 PROBLEMS
                                       TERMINAL
vagrant@ubuntu-bionic:~/CS4223/assignment2$ make
 g++ -Wall -g coherence.cpp -o coherence
 coherence.cpp: In member function 'bool Cache::access(int)':
coherence.cpp:141:24: warning: comparison between signed and unsigned integer expressions [-
          if (set.size() >= associativity) {
                                                                                            I
 coherence.cpp: In member function 'void CPU::PrintStats() const':
 coherence.cpp:210:16: warning: unused variable 'IPC' [-Wunused-variable]
          double IPC = static_cast<double>(total_instructions) / static_cast<double>(total_cyc
• vagrant@ubuntu-bionic:~/CS4223/assignment2$ ./coherence MESI blackscholes_ 1024 1 16
 Generated filename: data/blackscholes 0.data
 Generated filename: data/blackscholes_1.data
 Generated filename: data/blackscholes_2.data
 Generated filename: data/blackscholes_3.data
  open files succeed
```

### Output

- Overall cycles
- Compute cycles
- # of Load/store
- Idle cycles
- Cache hit / miss

#### **Process**

# 1. Overall cycle +=1; For( core 0-3)



But we only implemented Single Core yet.

# Cycles datail

Cycles

Total\_cycles: timing, count cycles until end of instructions

Compute\_cycles: count label==2(compute) cycles.

Total\_instructions: total instructions, # of lines in a file

Num\_ls: # of load/store inst

Cache\_hit : cache hit

Cache\_miss : cache miss

You can trace

 ${\sf Cache\_miss*100(DRAM\ latency)\ +\ cache\ hit\ *\ 1\ (hit\ takes\ 1\ cycle)\ +\ compute\_cycles\ =\ total\_cycles}.$